IDEAS home Printed from https://ideas.repec.org/p/ufg/qdsems/09-2011.html
   My bibliography  Save this paper

IC Yeld Analysis: an innovative approach for clustering wafer/chip electrical failures

Author

Listed:
  • Crescenzio Gallo
  • Michelangelo De Bonis
  • Michele Perilli

Abstract

Yeld analysis is an activity common to all companies manufacturing semiconductor devices on an industrial scale and consists in identifying problems relating to the production cycle by analyzing the number and distribution of non-functioning chips on the wafer. This is an extremely expensive activity from the point of view of human resources employed because it requires the visual analysis of thousands of maps (graphical representations of the distribution of non-functioning chips) on silicon wafers produced and analyzing a huge amount of (not only) electrical related data. On the other hand, yeld (percentage of chips running on a wafer) analysis is absolutely essential, because it is linked directly to the marketing and the potential profit margin of produced devices. Schematically, this activity can lead to a problem of recognition of models (known issues, typically dealt with supervised neural networks) in a high noise environment, or how to bind the data to different wafers based on models that are not known a priori (search for unknown problems, or clustering, dealt with appropriate algorithms and/or with unsupervised neural networks). In this work we analyze the general problems of locating the most significant yeld issues and then evaluate the applicability of neural network in combination with appropriate clustering algorithms, with the attempt to emerge, and possibly solve the problems inherent yeld management, especially in environments with high volumes of production.

Suggested Citation

  • Crescenzio Gallo & Michelangelo De Bonis & Michele Perilli, 2011. "IC Yeld Analysis: an innovative approach for clustering wafer/chip electrical failures," Quaderni DSEMS 09-2011, Dipartimento di Scienze Economiche, Matematiche e Statistiche, Universita' di Foggia.
  • Handle: RePEc:ufg:qdsems:09-2011
    as

    Download full text from publisher

    File URL: http://www.economia.unifg.it/sites/sd01/files/allegatiparagrafo/24-11-2016/q092011.pdf
    Download Restriction: no
    ---><---

    Corrections

    All material on this site has been provided by the respective publishers and authors. You can help correct errors and omissions. When requesting a correction, please mention this item's handle: RePEc:ufg:qdsems:09-2011. See general information about how to correct material in RePEc.

    If you have authored this item and are not yet registered with RePEc, we encourage you to do it here. This allows to link your profile to this item. It also allows you to accept potential citations to this item that we are uncertain about.

    We have no bibliographic references for this item. You can help adding them by using this form .

    If you know of missing items citing this one, you can help us creating those links by adding the relevant references in the same way as above, for each refering item. If you are a registered author of this item, you may also want to check the "citations" tab in your RePEc Author Service profile, as there may be some citations waiting for confirmation.

    For technical questions regarding this item, or to correct its authors, title, abstract, bibliographic or download information, contact: Luca Grilli (email available below). General contact details of provider: https://edirc.repec.org/data/emsfoit.html .

    Please note that corrections may take a couple of weeks to filter through the various RePEc services.

    IDEAS is a RePEc service. RePEc uses bibliographic data supplied by the respective publishers.