IDEAS home Printed from https://ideas.repec.org/a/ibn/cisjnl/v16y2023i1p65.html
   My bibliography  Save this article

Simulation and Analysis of Fully Adiabatic Circuit Designing with Single Power Clock for High-Frequency Low-Power VLSI Circuits

Author

Listed:
  • Yashu Swami

Abstract

Adiabatic logic guarantees vast diminishments of power utilization since it doesn't disperse power. This paper audits ongoing advancements in adiabatic circuits. First, the fully adiabatic circuit designing technology called pass-transistor adiabatic logic (PTAL) is discussed. Next, the operation of the dual-rail logic and the power clock supply with the logic operation of the PTAL technology is discussed. Further, many basic logic circuits using the PTAL technology are designed, compiled, and simulated. Finally, the performance results, power dissipation, speed, efficiency, and load analysis of the circuits are compared with the conventional and existing CMOS technologies under the same simulation conditions using standard 45nm technology with VDD = 1V and prove that even at high frequencies above 2GHz, it can outperform the dominating conventional CMOS logic designing in the field of power dissipation. The simulation results are provided to support our claim. We used 45nm technology for all our simulations.

Suggested Citation

  • Yashu Swami, 2023. "Simulation and Analysis of Fully Adiabatic Circuit Designing with Single Power Clock for High-Frequency Low-Power VLSI Circuits," Computer and Information Science, Canadian Center of Science and Education, vol. 16(1), pages 1-65, February.
  • Handle: RePEc:ibn:cisjnl:v:16:y:2023:i:1:p:65
    as

    Download full text from publisher

    File URL: https://ccsenet.org/journal/index.php/cis/article/download/0/0/48290/51936
    Download Restriction: no

    File URL: https://ccsenet.org/journal/index.php/cis/article/view/0/48290
    Download Restriction: no
    ---><---

    More about this item

    JEL classification:

    • R00 - Urban, Rural, Regional, Real Estate, and Transportation Economics - - General - - - General
    • Z0 - Other Special Topics - - General

    Statistics

    Access and download statistics

    Corrections

    All material on this site has been provided by the respective publishers and authors. You can help correct errors and omissions. When requesting a correction, please mention this item's handle: RePEc:ibn:cisjnl:v:16:y:2023:i:1:p:65. See general information about how to correct material in RePEc.

    If you have authored this item and are not yet registered with RePEc, we encourage you to do it here. This allows to link your profile to this item. It also allows you to accept potential citations to this item that we are uncertain about.

    We have no bibliographic references for this item. You can help adding them by using this form .

    If you know of missing items citing this one, you can help us creating those links by adding the relevant references in the same way as above, for each refering item. If you are a registered author of this item, you may also want to check the "citations" tab in your RePEc Author Service profile, as there may be some citations waiting for confirmation.

    For technical questions regarding this item, or to correct its authors, title, abstract, bibliographic or download information, contact: Canadian Center of Science and Education (email available below). General contact details of provider: https://edirc.repec.org/data/cepflch.html .

    Please note that corrections may take a couple of weeks to filter through the various RePEc services.

    IDEAS is a RePEc service. RePEc uses bibliographic data supplied by the respective publishers.